@inbook{https://resolver.caltech.edu/CaltechAUTHORS:20130328-131459182, title = "Proceedings of the ACM/SIGDA international symposium on Field programmable gate arrays", chapter = "GROK-LAB: generating real on-chip knowledge for intra-cluster delays using timing extraction", url = "https://resolver.caltech.edu/CaltechAUTHORS:20130328-131459182", id = "record", isbn = "978-1-4503-1887-7", doi = "10.1145/2435264.2435281" } @inbook{https://resolver.caltech.edu/CaltechAUTHORS:20120521-105703473, title = "Proceedings of the ACM/SIGDA international symposium on Field Programmable Gate Arrays", chapter = "Limit study of energy \& delay benefits of component-specific routing", url = "https://resolver.caltech.edu/CaltechAUTHORS:20120521-105703473", id = "record", isbn = "978-1-4503-1155-7", doi = "10.1145/2145694.2145710" } @inbook{https://resolver.caltech.edu/CaltechAUTHORS:20100707-100125364, title = "FPL: 2009 International Conference on Field Programmable Logic and Applications", chapter = "Performance comparison of single-precision SPICE Model-Evaluation on FPGA, GPU, Cell, and multi-core processors", url = "https://resolver.caltech.edu/CaltechAUTHORS:20100707-100125364", id = "record", isbn = "978-1-4244-3891-4", doi = "10.1109/FPL.2009.5272548" } @inbook{https://resolver.caltech.edu/CaltechAUTHORS:20100507-150521265, title = "Field Programmable Custom Computing Machines, 2009", chapter = "Accelerating SPICE Model-Evaluation using FPGAs", url = "https://resolver.caltech.edu/CaltechAUTHORS:20100507-150521265", id = "record", isbn = "978-0-7695-3716-0", doi = "10.1109/FCCM.2009.14" } @inbook{https://resolver.caltech.edu/CaltechAUTHORS:20110817-152509198, title = "2007 22nd IEEE International Symposium on Defect and Fault-Tolerance in VLSI Systems", chapter = "Fault Secure Encoder and Decoder for Memory Applications", url = "https://resolver.caltech.edu/CaltechAUTHORS:20110817-152509198", id = "record", isbn = "978-0-7695-2885-4", doi = "10.1109/DFT.2007.54" } @inbook{https://resolver.caltech.edu/CaltechAUTHORS:20100923-111814269, title = "18th IEEE Symposium on Computer Arithmetic", chapter = "Optimistic Parallelization of Floating-Point Accumulation", url = "https://resolver.caltech.edu/CaltechAUTHORS:20100923-111814269", id = "record", isbn = "978-0-7695-2854-0", doi = "10.1109/ARITH.2007.25" } @inbook{https://resolver.caltech.edu/CaltechAUTHORS:20110720-093755059, title = "2006 1st International Conference on Nano-Networks and Workshops", chapter = "Novel Design of Three-Dimensional Crossbar for Future Network on Chip based on Post-Silicon Devices", url = "https://resolver.caltech.edu/CaltechAUTHORS:20110720-093755059", id = "record", isbn = "978-1-4244-0390-5", doi = "10.1109/NANONET.2006.346226" } @inbook{https://resolver.caltech.edu/CaltechAUTHORS:20170109-150041807, title = "Asia and South Pacific Conference on Design Automation, 2006", chapter = "SAT-based optimal hypergraph partitioning with replication", url = "https://resolver.caltech.edu/CaltechAUTHORS:20170109-150041807", id = "record", isbn = "0-7803-9451-8", doi = "10.1109/ASPDAC.2006.1594782" } @inbook{https://resolver.caltech.edu/CaltechAUTHORS:20110630-080922757, title = "2006 1st International Conference on Nano-Networks and Workshops", chapter = "3D Nanowire-Based Programmable Logic", url = "https://resolver.caltech.edu/CaltechAUTHORS:20110630-080922757", id = "record", isbn = "978-1-4244-0390-5", doi = "10.1109/NANONET.2006.346223" } @inbook{https://resolver.caltech.edu/CaltechAUTHORS:20110223-132654232, title = "FCCM 2006: 14th Annual IEEE Symposium on Field-Programmable Custom Computing Machines", chapter = "GraphStep: A System Architecture for Sparse-Graph Algorithms", url = "https://resolver.caltech.edu/CaltechAUTHORS:20110223-132654232", id = "record", isbn = "0-7695-2661-6", doi = "10.1109/FCCM.2006.45" } @inbook{https://resolver.caltech.edu/CaltechAUTHORS:20110225-090013910, title = "FCCM 2006: 14th Annual IEEE Symposium on Field-Programmable Custom Computing Machines", chapter = "Packet Switched vs. Time Multiplexed FPGA Overlay Networks", url = "https://resolver.caltech.edu/CaltechAUTHORS:20110225-090013910", id = "record", isbn = "0-7695-2661-6", doi = "10.1109/FCCM.2006.55" } @inbook{https://resolver.caltech.edu/CaltechAUTHORS:20110816-113648980, title = "2005 IEEE International Conference on Field-Programmable Technology", chapter = "Pipelining saturated accumulation", url = "https://resolver.caltech.edu/CaltechAUTHORS:20110816-113648980", id = "record", isbn = "0-7803-9407-0", doi = "10.1109/FPT.2005.1568519" } @inbook{https://resolver.caltech.edu/CaltechAUTHORS:20110815-092459485, title = "ICCAD-2005 : International Conference on Computer Aided Design", chapter = "Hybrid CMOS/Nanoelectronic Digital Circuits: Devices, Architectures, and Design Automation", url = "https://resolver.caltech.edu/CaltechAUTHORS:20110815-092459485", id = "record", isbn = "0-7803-9254-X", doi = "10.1109/ICCAD.2005.1560097" } @inbook{https://resolver.caltech.edu/CaltechAUTHORS:20160419-162745354, title = "Proceedings of the 2005 ACM/SIGDA 13th international symposium on Field-programmable gate arrays (FPGA '05)", chapter = "Design of Programmable Interconnect for Sublithographic Programmable Logic Arrays", url = "https://resolver.caltech.edu/CaltechAUTHORS:20160419-162745354", id = "record", isbn = "1-59593-029-9", doi = "10.1145/1046192.1046210" } @inbook{https://resolver.caltech.edu/CaltechAUTHORS:20161006-130031306, title = "FPGA '05 Proceedings of the 2005 ACM/SIGDA 13th international symposium on Field-programmable gate arrays", chapter = "Floating-Point Sparse Matrix-Vector Multiply for FPGAs", url = "https://resolver.caltech.edu/CaltechAUTHORS:20161006-130031306", id = "record", isbn = "1-59593-029-9", doi = "10.1145/1046192.1046203" } @inbook{https://resolver.caltech.edu/CaltechAUTHORS:20110822-103525220, title = "2004 IEEE International Conference on Field-Programmable Technology", chapter = "A greedy algorithm for tolerating defective crosspoints in nanoPLA design", url = "https://resolver.caltech.edu/CaltechAUTHORS:20110822-103525220", id = "record", isbn = "0-7803-8651-5", doi = "10.1109/FPT.2004.1393250" } @inbook{https://resolver.caltech.edu/CaltechAUTHORS:20110817-151253900, title = "12th Annual IEEE Symposium on Field-Programmable Custom Computing Machines", chapter = "Design patterns for reconfigurable computing", url = "https://resolver.caltech.edu/CaltechAUTHORS:20110817-151253900", id = "record", isbn = "0-7695-2230-0", doi = "10.1109/FCCM.2004.29" } @inbook{https://resolver.caltech.edu/CaltechAUTHORS:20161005-174825781, title = "FPGA '04 Proceedings of the 2004 ACM/SIGDA 12th international symposium on Field programmable gate arrays", chapter = "What is the Right Model for Programming and Using Modern FPGAs?", url = "https://resolver.caltech.edu/CaltechAUTHORS:20161005-174825781", id = "record", isbn = "1-58113-829-6", doi = "10.1145/968280.968281" } @inbook{https://resolver.caltech.edu/CaltechAUTHORS:20161006-125146350, title = "FPGA '04 Proceedings of the 2004 ACM/SIGDA 12th international symposium on Field programmable gate arrays", chapter = "Nanowire-Based Sublithographic Programmable Logic Arrays", url = "https://resolver.caltech.edu/CaltechAUTHORS:20161006-125146350", id = "record", isbn = "1-58113-829-6", doi = "10.1145/968280.968299" } @inbook{https://resolver.caltech.edu/CaltechAUTHORS:20161107-154348196, title = "FPGA '03 Proceedings of the 2003 ACM/SIGDA eleventh international symposium on Field programmable gate arrays", chapter = "Stochastic, spatial routing for hypergraphs, trees, and meshes", url = "https://resolver.caltech.edu/CaltechAUTHORS:20161107-154348196", id = "record", isbn = "1-58113-651-X", doi = "10.1145/611817.611830" } @inbook{https://resolver.caltech.edu/CaltechAUTHORS:20170109-150810119, title = "FPGA '03 Proceedings of the 2003 ACM/SIGDA eleventh international symposium on Field programmable gate arrays", chapter = "Hardware-assisted simulated annealing with application for fast FPGA placement", url = "https://resolver.caltech.edu/CaltechAUTHORS:20170109-150810119", id = "record", isbn = "1-58113-651-X", doi = "10.1145/611817.611824" } @inbook{https://resolver.caltech.edu/CaltechAUTHORS:20161213-164304748, title = "FPGA '03 Proceedings of the 2003 ACM/SIGDA eleventh international symposium on Field programmable gate arrays", chapter = "Design of FPGA interconnect for multilevel metalization", url = "https://resolver.caltech.edu/CaltechAUTHORS:20161213-164304748", id = "record", isbn = "1-58113-651-X", doi = "10.1145/611817.611841" } @inbook{https://resolver.caltech.edu/CaltechAUTHORS:20160812-112140221, title = "IEEE/ACM International Conference on Computer Aided Design, 2002. ICCAD 2002", chapter = "Molecular electronics: devices, systems and tools for gigagate, gigabit chips", url = "https://resolver.caltech.edu/CaltechAUTHORS:20160812-112140221", id = "record", isbn = "0-7803-7607-2", doi = "10.1109/ICCAD.2002.1167569" } @inbook{https://resolver.caltech.edu/CaltechAUTHORS:20200127-123636117, title = "Unconventional Models of Computation", chapter = "Very Large Scale Spatial Computing", url = "https://resolver.caltech.edu/CaltechAUTHORS:20200127-123636117", id = "record", isbn = "978-3-540-44311-7", doi = "10.1007/3-540-45833-6\_3" } @inbook{https://resolver.caltech.edu/CaltechAUTHORS:20161129-173323435, title = "FPGA '02 Proceedings of the 2002 ACM/SIGDA tenth international symposium on Field-programmable gate arrays", chapter = "Analysis of quasi-static scheduling techniques in a virtualized reconfigurable machine", url = "https://resolver.caltech.edu/CaltechAUTHORS:20161129-173323435", id = "record", isbn = "1-58113-452-5", doi = "10.1145/503048.503077" }